広報掲示板 Relationship

PCB wiring is a key factor in ESD protection, FS Technology believes that a reasonable PCB design can reduce unnecessary costs caused by fault inspection and rework. In PCB design, it is more important to overcome the electromagnetic interference (EMI) electromagnetic field effect generated by the discharge current, because the transient voltage suppression stopper (TVS) diode is used to suppress the direct charge injection caused by the ESD discharge.

This article will provide optimized ESD protection for PCB design criteria.

1. Circuit loop.

When current enters circuit loops by induction, these loops are closed and have variable magnetic flux. The current range is proportional to the area of ​​the ring. Larger loops contain more magnetic flux and therefore have stronger current induction in the circuit. Therefore, the loop area must be reduced. The most common loop consists of power and ground wires.

Multilayer PCB designs employ power and ground planes, where possible. Multilayer circuit boards not only minimize the circuit area between power and ground, but also reduce the high-frequency EMI electromagnetic fields generated by ESD pulses. If multilayer boards were not possible, FS Technology would have to connect the circuits for the power and ground lines into a grid. The grid connection can play the role of power and ground, and the printed lines of each layer should pass through holes and the connection interval in each direction should be within 6 cm. In addition, when wiring, the power and ground printed lines produced by FS Technology are as close as possible, which can also reduce the loop area.

Another way to reduce loop area and induced current is to reduce parallel paths between interconnects. When a signal cable longer than 30 cm must be used, a protective wire can be used. A better approach is to place the ground near the signal lines. The signal line should be within 13mm of the protection line or grounding line. Arrange long signal wires (>30cm) or power wires and their ground wires of each sensitive element in a crossover. Crossovers must be separated from top to bottom or left to right.

pcb assembly smt

2. The length of the circuit connection.

Long signal lines can also be used as antennas for receiving ESD pulse energy. Trying to use short signal lines can reduce the efficiency of antennas receiving ESD electromagnetic fields. In order to reduce the printed line length of the interconnection, FS Technology will try to place the interconnection equipment in the adjacent position.

3. Inject the ground charge.

Direct discharge of ESD to the ground plane can damage sensitive circuits. Use one or more high frequency bypass capacitors between the power and ground of the consumables. Bypass capacitors reduce charge injection and maintain the voltage difference between the power and ground ports. The TVS shunts the induced current, maintaining the potential difference of the TVS clamping voltage. To reduce parasitic inductive effects, TVS and capacitors should be placed as close as possible to the protected IC.


ESD Suppression Stop PCB Design-FS Technology

PCB wiring is a key factor in ESD protection, FS Technology believes that a reasonable PCB design can reduce unnecessary costs caused by fault inspection and rework. In PCB design, it is more important to overcome the electromagnetic interference (EMI) electromagnetic field effect generated by the discharge current, because the transient voltage suppression stopper (TVS) diode is used to suppress the direct charge injection caused by the ESD discharge.

This article will provide optimized ESD protection for PCB design criteria.

1. Circuit loop.

When current enters circuit loops by induction, these loops are closed and have variable magnetic flux. The current range is proportional to the area of the ring. Larger loops contain more magnetic flux and therefore have stronger current induction in the circuit. Therefore, the loop area must be reduced. The most common loop consists of power and ground wires.

Multilayer PCB designs employ power and ground planes, where possible. Multilayer circuit boards not only minimize the circuit area between power and ground, but also reduce the high-frequency EMI electromagnetic fields generated by ESD pulses. If multilayer boards were not possible, FS Technology would have to connect the circuits for the power and ground lines into a grid. The grid connection can play the role of power and ground, and the printed lines of each layer should pass through holes and the connection interval in each direction should be within 6 cm. In addition, when wiring, the power and ground printed lines produced by FS Technology are as close as possible, which can also reduce the loop area.

Another way to reduce loop area and induced current is to reduce parallel paths between interconnects. When a signal cable longer than 30 cm must be used, a protective wire can be used. A better approach is to place the ground near the signal lines. The signal line should be within 13mm of the protection line or grounding line. Arrange long signal wires (>30cm) or power wires and their ground wires of each sensitive element in a crossover. Crossovers must be separated from top to bottom or left to right.

pcb assembly smt

2. The length of the circuit connection.

Long signal lines can also be used as antennas for receiving ESD pulse energy. Trying to use short signal lines can reduce the efficiency of antennas receiving ESD electromagnetic fields. In order to reduce the printed line length of the interconnection, FS Technology will try to place the interconnection equipment in the adjacent position.

3. Inject the ground charge.

Direct discharge of ESD to the ground plane can damage sensitive circuits. Use one or more high frequency bypass capacitors between the power and ground of the consumables. Bypass capacitors reduce charge injection and maintain the voltage difference between the power and ground ports. The TVS shunts the induced current, maintaining the potential difference of the TVS clamping voltage. To reduce parasitic inductive effects, TVS and capacitors should be placed as close as possible to the protected IC.



TOTAL: 4169

番号 タイトル ライター 参照 推薦
3969 ブランド ロゴ付き 通気性良い 極細....... coolkaba 2022-07-26 1551 0
3968 国内バス貸切は今年バスで調べてく....... yyk111 2022-06-23 1714 0
3967 ESD Suppression Stop PCB Design-FS Technology FSPCBA 2022-06-14 1628 0
3966 バス借りる時は "今年バス"でチープ....... yyk111 2022-06-07 1506 0
3965 まだまだ未熟者ですが JIN1227 2022-05-16 1535 0
3964 "今年バス"でバス貸切チープにして見....... yyk111 2022-05-03 1607 0
3963 The northface iPhone 13proカバー 個性 シュ....... betskoza5 2022-04-19 1553 0
3962 家でしんぼう強く副業する方‾誰も....... 화우 2022-04-09 1617 0
3961 全国最低価バス貸切は "今年バス" yyk111 2022-03-24 1742 0
3960 キャンピングカーレンタは "ケムゴイ....... yyk111 2022-03-24 1701 0
3959 キャンピングカーレンタ "ケムゴイ....... 팔랑크스 2022-02-17 2130 0
3958 バス貸切チープに調べる方法イッオ....... 팔랑크스 2022-02-17 1980 0
3957 남성캐어 겨울축제 ❀빅스마일데이❀....... 우즐성공식홈페이지 2022-02-14 1951 0
3956 韓食 big9cm 2022-01-18 2089 0
3955 お金を稼ぎたい方 いきちゃん 2022-01-18 1952 0
3954 キャンピングカーレンタプラットホ....... 팔랑크스 2022-01-10 1925 0
3953 結婚式バス貸切最低価比較予約 - 今....... 팔랑크스 2022-01-10 2015 0
3952 伝達事項 FineethnicKorean 2022-01-07 1946 0
3951 .. FineethnicKorean 2021-12-31 1838 0
3950 告知事項 Millionaibillionaire 2021-12-23 1927 0